

Technical Overview of the Semiconductor Chip Industry SYLLABUS

## **INSTRUCTOR INFORMATION:**

Instructor: Cheah Soo Lan

Email: ipcsoolancheah2016@gmail.com

Phone: +60-19299-5201 (WhatsApp available)

**Best time to call:** Usually available between 6 p.m. and 9 p.m., Pacific Standard Time. You may leave a message anytime through WhatsApp.

### **PROGRAM DESCRIPTION**

The semiconductor chip industry is deep and comprehensive. This course provides a technical overview of the industry from design and manufacturing to assembly and testing. All are welcome, including those with little or no knowledge of the subject, as the content is presented in an easy and approachable manner.

The instructor, Cheah Soo Lan, is an engineering manager with more than 30 years of experience in the electronics and semiconductor industry. She's proficient with both PCB CAD and custom IC design layout tools and is a certified Master IPC Trainer for PCB Design CID and CID+ under IPC Asia. Cheah Soo Lan spent the last 15 years as a manager in technical and vocational education for Malaysia. Prior to teaching, she worked 15 years as an engineer in support of network and television, research, and development of electronic and semiconductors at the national research centers and defense industry of Singapore.

## LEARNING AND PERFORMANCE OBJECTIVES

Upon completion, participants will be able to understand:

- The basic semiconductor components at the microelectronics level
- Terminologies and technologies in the semiconductor industry
- The semiconductor ecosystem (supply chain) relationship
- The basic flow to develop and deliver the semiconductor chip
- The general flow and processes in semiconductor chip fabrication, assembly, and testing
- Basic concepts in failure analysis of semiconductor chips



## COURSE STRUCTURE

This course provides engaging videos, handouts, and quizzes designed to help you grasp an overview of the semiconductor chip industry.

- Instructor and participants meet online twice per week from the comfort of their own home.
- Participants can view recorded online sessions to review course content and class discussions.
- Participants apply key concepts to create a real-world design from concept to completion.
- All required materials are included in the course. Participants may utilize a PCB design authoring software program of their choice. If participants do not have access to PCB design authoring software, IPC will provide complimentary access to Altium.
- Course materials are accessible 24/7 on the IPC Edge learning management system.
- The course can be accessed on virtually any device with an Internet connection and major web browsers, including Chrome, Firefox, Safari, Edge, and Internet Explorer.

# IPC EDGE LEARNING MANAGEMENT SYSTEM

Take a moment to update your personal profile when accessing the course for the first time. IPC Edge supports the most recent versions of Google Chrome, Firefox, Safari, Internet Explorer, and Microsoft Edge. Courses can be accessed on desktops, laptops, tablets, and mobile phones. Please refer to **Browser Settings** under the **Start Here!** tab on your dashboard to make sure your browser functions seamlessly with the IPC Edge learning management system. If you need further technical assistance, please send an email to <u>certification@ipc.org</u> or call IPC Member Support at +1 847-597-2862.

# SUPPLEMENTAL MATERIALS

- *Modern semiconductor devices for integrated circuits* (Chenming Hu) <u>https://www.chu.berkeley.edu/modern-semiconductor-devices-for-integrated-circuits-chenming-calvin-hu-2010/</u>
- LM311 Datasheet (Texas Instruments)
- The Semiconductor Ecosystem (Steve Blank)
  <u>https://gordianknot.stanford.edu/publications/semiconductor-ecosystem</u>

# IPC STANDARDS COVERED (PROVIDED WITH COURSE)

• IPC-T-50: Terms and Definitions for Interconnecting and Packaging Electronic Circuits



## COURSE SCHEDULE

#### WEEK 1

#### Lecture #1:

- Introduction to Semiconductor Basics (Microelectronics)
  - o Semiconductor materials, P-N Junctions
  - o Bipolar Junction Transistor, CMOS transistor technologies
  - o VMOS, DMOS, BCD, FinFET, and GAA Technologies
  - o IC packaging types and evolution
- Semiconductor Supply Chain and Global Relationships
  - Integrated device manufacturer (IDM), fabless, design house, outsourced assembly, and testing (OSAT) and IP (blocks or cell library)
  - o Semiconductor cycle
  - o International Roadmap for Devices and Systems (IRDS)
  - o Semiconductor Industry Association (SIA)
  - o Challenges in the industry

### Lecture #2:

- IC Design Process 1 (Front-end)
  - o The general flow of IC design
  - o Specifications of a chip
  - Electronic design automation (EDA or CAD)
  - o Basic digital design flow
  - o Process development kit (PDK)
  - o Design entry: HDL or Verilog language

### • IC Design Process 2 (Front-end)

- o Basic analog IC design flow
- o Specification of a chip
- o Schematic entry & simulation
- o Floor plan concepts
- o Primitive cells (PCells, with examples)
- o Cross-sectional view (with examples)
- o Layout (mask) design

#### **ASSIGNMENT:**

• Revision of terminologies and concepts (Puzzle 1)

#### WEEK 2

#### Lecture #3:

- Facilities and Raw Material
  - o Cleanroom classification
  - o General safety



- o Electrostatic Discharge (ESD)
- o Wafer preparation (raw material ingot)
- o Wafer size

## • Wafer Fabrication Processes (Basic) Part 1

- o Process flow chart (simplified)
- o Oxidation:
  - Dry
  - Wet
- o Lithography:
  - Imaging
  - Mask, reticle
  - Photoresist (PR)
- o Etching:
  - Dry
    - Wet

### Lecture #4:

## • Wafer Fabrication Processes (Basic) Part 2

- o Ion implantation
- o Diffusion
- o Annealing (rapid thermal process [RTP])
- o Deposition:
  - Chemical vapor deposition (CVD)
  - Physical vapor deposition (PVD) (Sputtering)
  - Low Pressure (LPVD)
  - Plasma Enhanced (PECVD)
- Wafer Fabrication Processes (Basic) Part 3
  - o Chemical mechanical polishing (CMP)
  - o Metallization
  - o Passivation
  - o Metrology (Measurement)
  - o Wafer sort (Mapping)
  - o Yield

### ASSIGNMENT:

• Revision of terminologies and concepts (Puzzle 2)

### WEEK 3

### Lecture #5:

- Backend Semiconductor Assembly and Test 1
  - o Review of outsource assembly and testing (OSAT) operations
  - o IC packaging and evolution
  - o Dicing (Sawing)



- o Die attach
- o Wire bond or flip chip
- o Encapsulation (molding)
- o Marking

# • Backend Semiconductor Assembly and Test 2

- o General flow of IC testing
- o IC test equipment and setup
- o Wafer test and IC package test
- o Types of tests
- o Review of electrical test
- o DC, AC, functional test
- o Build-in-self-test (BIST)
- o JTAG Boundary Scan
- o Burn-in test

## Lecture #6:

- Introduction to Chip Package Failure Analysis
  - o Bathtub curve (reliability)
  - o What and why failure analysis
  - o Failure modes
  - o Investigation flow
  - o Non-destructive / destructive
  - o Visual inspection example
  - o Example of a full flow (open circuit)
- Final Exam Review

# ASSIGNMENT:

• Final Exam

You must achieve a final exam score of 70% or higher to earn a certificate of completion. You are allowed two attempts, and the highest grade is recorded.

